

Grenze International Journal of Computer Theory and Engineering, Special issue

# Enhancing AES Algorithm with Delay Optimization to Reduce Power Analysis Attack

Lavanya.V<sup>1</sup>, Meghana K.S<sup>2</sup>, Sahana H.R<sup>3</sup>, Radhakrishna.M<sup>4</sup> and Dr. T Vijaya Kumar<sup>5</sup>

lavanyajune12@gmail.com meghanaiyengar9619@gmail.com sahanaraj9729@gmail.com radhakaug22@gmail.com <sup>5</sup>SJBIT Bengaluru

vijayakumar\_th@rediffmail.com

*Abstract*—The world is dependent on communication which requires the role in exchanging information and they have to be secured so that it will not be misused, this raised the concept of Encryption. One of the methodology used for encryption is AES algorithm. In this paper a cryptographical AES algorithm is implemented which is used for network security. In this algorithm a 128 bit plain text is bitwise Xored with 128bit key followed by a sequence of operations to produce a 128bit block cipher. This method is easier and faster to implement because the same key is used in both encryption and decryption , which in turn helps in high security. One of the threats in cryptography is Power analysis attack which may be because of timing attack, power consumption monitoring ,cache attack etc. The paper mainly concentrates on reducing time delay and thus reducing timing attacks.

*Index Terms*— AES-AdvancedEncryptionStandard,HDL-Hardware discryption language, VHDL-Very high speed Hardware discryption language ,NSIT-National Institute of Standards and Technology,DES-Data Encryption Standard.

## I. INTRODUCTION

Information can be interchanged in different ways via internet in various fields such as banking sector, medical etc. Cryptography is a method for securing transmission of information over insecure channels. Cryptography plays an important role in embedded systems application where data requires a secured connection which is usually achieved by cryptography. Cryptography involves two categories they are symmetric key cryptography (sender and receiver shares the same key) and asymmetric key cryptography (sender and receiver shares the same key) and asymmetric key cryptography due its use in medical report, bank services, military embedded system design etc via internet. DES algorithm is replaced by AES algorithm. The AES algorithm processes data blocks of 128 bits using a cipher key of length 128 or 192 or 256 bits. Each data block consists of a  $4 \times 4$  array of bytes called the state, on which the basic operations of the AES algorithm are performed. AES algorithm changes the information (plain text) to an unreadable form ( cipher text).

#### II. AES ALGORITHM

AES algorithm is a symmetric encryption algorithm where in same key is used for both encryption and decryption. The key length for AES algorithm can be 128 bits or 192 bits or 256 bits, which are named as

*Grenze ID: 01.GIJCTE.3.4.48* © *Grenze Scientific Society, 2017*  AES-128, AES-192 and AES-256 respectively. The older standard, DES Algorithm processed a data of 56 bits only. To overcome this disadvantage, the new standard called AES algorithm was developed. In this algorithm a single 128 bit block is used for both encryption and decryption.128 bit block is represented as 4x4 square matrix of bytes called as state array, which is modified at each stage of encryption or decryption. Finally the last stage is copied to output matrix. Similarly, the key is also represented as square matrix of bytes. This key is expanded into an array of key scheduled words.

| Key Size                   | 128 bits | 192 bits | 256 bits |
|----------------------------|----------|----------|----------|
| Plaintext Block Size(bits) | 128      | 128      | 128      |
| Number of Rounds           | 10       | 12       | 14       |
| Round Key Size(bits)       | 128      | 128      | 128      |
| Expanded Key Size(words)   | 44       | 52       | 60       |

This paper mainly concentrates on AES 128 bits which involves 10 rounds each having sub bytes, shift row, mixed column and add round key operations where in last round excludes mixed column operation.

#### A. Sub bytes Transformation

The Sub byte transformation operates on each elements of state bytes which uses recalculated substitution table called S-box. A simple substitution of each byte using a  $16 \times 16$  look up table which replaces a given input byte with a byte in the substitution table. Each byte is replaced by byte index value according to the s-box, left most 4bits indicates row and remaining 4bits (right most) indicates column. For ex. byte 95 is replaced by byte corresponding to 9<sup>th</sup> row and 5<sup>th</sup> column. for substitution is illustrated in the fig1.

| 87 | F2 | 4D | 97 |          | EA | 04 | 65 | 85 |
|----|----|----|----|----------|----|----|----|----|
| EC | 6E | 4C | 90 | <b>→</b> | 83 | 45 | 5D | 96 |
| 4A | C3 | 46 | E7 |          | 5C | 33 | 98 | B0 |
| 8C | D8 | 95 | A6 |          | FO | 2D | AD | 05 |

Fig 1: example for sub byte transformation

S-box table contains 256 values and their corresponding resulting values. Advantage of performing the S-box computation is that it avoids complexity of hardware implementation.S-box is expressed in Table II:

TABLE II. S-BOX

|   |   |    |    | (-c1 5 |    |    | w  |    | 3  | 1  |    |    |    |    |    |    |    |
|---|---|----|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|
|   |   | 0  | 1  | 2      | 3  | 4  | 5  | 6  | 7  | 8  | 9  | a  | b  | с  | d  | e  | f  |
|   | 0 | 63 | 7c | 77     | 7b | f2 | 6b | 6f | c5 | 30 | 01 | 67 | 2b | fe | d7 | ab | 76 |
|   | 1 | ca | 82 | c9     | 7d | fa | 59 | 47 | fO | ad | d4 | a2 | af | 9c | a4 | 72 | c0 |
|   | 2 | b7 | fd | 93     | 26 | 36 | 3f | f7 | cc | 34 | a5 | e5 | f1 | 71 | d8 | 31 | 15 |
|   | 3 | 04 | c7 | 23     | c3 | 18 | 96 | 05 | 9a | 07 | 12 | 80 | e2 | eb | 27 | b2 | 75 |
|   | 4 | 09 | 83 | 2c     | 1a | 1b | 6e | 5a | a0 | 52 | 3b | d6 | b3 | 29 | e3 | 2f | 84 |
|   | 5 | 53 | d1 | 00     | ed | 20 | fc | b1 | 5b | 6a | cb | be | 39 | 4a | 4c | 58 | cf |
|   | 6 | d0 | ef | aa     | fb | 43 | 4d | 33 | 85 | 45 | f9 | 02 | 7f | 50 | 3c | 9f | a8 |
| - | 7 | 51 | a3 | 40     | 8f | 92 | 9d | 38 | f5 | bc | b6 | da | 21 | 10 | ff | f3 | d2 |
| * | 8 | cd | 0c | 13     | ec | 51 | 97 | 44 | 17 | c4 | a7 | 7e | 3d | 64 | 5d | 19 | 73 |
|   | 9 | 60 | 81 | 4f     | dc | 22 | 2a | 90 | 88 | 46 | ee | b8 | 14 | de | 5e | ďŨ | db |
| 1 | a | eO | 32 | 3a     | 0a | 49 | 06 | 24 | 5c | c2 | d3 | ac | 62 | 91 | 95 | e4 | 79 |
|   | b | e7 | c8 | 37     | 6d | 8d | d5 | 4e | a9 | 6C | 56 | f4 | ea | 65 | 7a | ae | 08 |
|   | c | ba | 78 | 25     | 2e | 1c | a6 | b4 | C6 | e8 | dd | 74 | 1f | 4b | bd | 8b | 8a |
|   | d | 70 | 3e | b5     | 66 | 48 | 03 | f6 | 0e | 61 | 35 | 57 | b9 | 86 | c1 | 1d | 9e |
| 1 | e | e1 | f8 | 98     | 11 | 69 | d9 | 8e | 94 | 9b | 1e | 87 | e9 | ce | 55 | 28 | df |
| - | f | 8c | a1 | 89     | 0d | bf | e6 | 42 | 68 | 41 | 99 | 2d | Of | bO | 54 | bb | 16 |

B. Shift Row Transformation

In this transformation,

i) First row is retained as it is.

ii) Second row is circularly shifted by one byte to the left.

iii) Third row is circularly shifted by two bytes to the left.

iv) Last row is circularly shifted by three bytes to the left. Recall again that the input block is written columnwise.



Fig 2: Shift row Transformation and example

### C. Mix column

In Mix column transformation the resultant values from shift row are compared with constant 4x4 matrix, i.e.

| Soe  | 02 | 03 | 01 | 01 | [So.e] |
|------|----|----|----|----|--------|
| Sie  | 01 | 02 | 03 | 01 | 51,e   |
| 52.0 | 01 | 01 | 02 | 03 | \$2,0  |
| Size | 03 | 01 | 01 | 02 | S3.e   |

The input here is previous result of shift rows. If input is multiplied with 02, check the msb bit if one, left shift by one bit followed by conditional bitwise xor with "00011011" otherwise, left shit by one bit. If input is multiplied by '03', then input will be split into 2x+x, i.e. if we have  $\{03\}\{6E\}$  this is split into  $\{6E\}$ XOR $\{02\}\{6E\}$ . For term after xor perform same operation as above mentioned for 02 and the result obtained from this is xored with  $\{6E\}$ . If input is multiplied by '01', then input will be retained as it is.

| [                                                                                             | MixColumns() |       |       |       |                   |
|-----------------------------------------------------------------------------------------------|--------------|-------|-------|-------|-------------------|
| $s_{0,0} = s_{0,c} = s_{0,2} = s_{0,2}$                                                       | ,3           | 50,0  | S'0,c |       | .S <sub>0,3</sub> |
| <i>s</i> <sub>1,0</sub> <i>s</i> <sub>1,c</sub> <i>s</i> <sub>1,2</sub> <i>s</i> <sub>1</sub> | ,3           | S'1,0 | S'1,c | s'1,2 | s'1,3             |
| s <sub>2,0</sub> S <sub>2,c</sub> s <sub>2,2</sub> s <sub>2</sub>                             | ,3           | s'2,0 | S'2,c | s'2,2 | s'2,3             |
| s <sub>3,0</sub> S <sub>3,c</sub> s <sub>3,2</sub> s <sub>3</sub>                             | ,3           | S'3,0 | S'3,c | \$3,2 | s' <sub>3,3</sub> |

#### Fig 3: Mix column



| 47 | 40 | A3 | 4C |
|----|----|----|----|
| 37 | D4 | 70 | 9F |
| 94 | E4 | 3A | 42 |
| ED | A5 | A6 | BC |

Fig 4: example for mixcolumn

## D. Add round Key

In this transformation, a 128bits Round Key generated in key expansion is bitwise xored with the output of mix column which results in new state array.



Fig 5: Add round key Transformation

| 47 | 40 | A3 | 4c |  |
|----|----|----|----|--|
| 37 | D4 | 70 | 9F |  |
| 94 | E4 | 3A | 42 |  |
| ED | A5 | A6 | BC |  |

| AC | 19 | 28 | 57 |   |
|----|----|----|----|---|
| 77 | FA | D1 | 5C | = |
| 66 | DC | 29 | 00 |   |
| F3 | 21 | 41 | 6A |   |

| EB | 59 | 8B | 1B |
|----|----|----|----|
| 40 | 2E | A1 | C3 |
| F2 | 38 | 13 | 42 |
| 1E | 84 | E7 | D6 |

Fig 6: Add round Transformation

In fig 6,the mix column output is xored with roundkey generated in key expansion process

Xor

#### E. Key Expansion

Key expansion process takes 16 bytes key as input and produces a linear array of 44 words. Sub Word takes a four-byte input word and does sub byte transformation to produce an output word. This is further shiftedcircularly to the left. The obtained output and the round constant word array (Rcon[i]) which contains constant values is xored with a byte of rcon.



Fig 7: Key Expansion

III. RESULT

The AES-128bit algorithm with minimum delay for each round is depicted below.

|                   | Modules   | 5                     | Delay              |                                         | 1                |                 |
|-------------------|-----------|-----------------------|--------------------|-----------------------------------------|------------------|-----------------|
|                   | Sub byte  | e                     |                    | 1.472ns                                 |                  |                 |
|                   | Shift ro  | W                     |                    | 0.34ns                                  |                  |                 |
|                   | Mix col   | umn                   |                    | 1.38ns                                  |                  |                 |
|                   | Key exp   | ansion                |                    | 3.88ns                                  |                  |                 |
|                   |           |                       |                    |                                         |                  |                 |
|                   | × 42 62 1 |                       |                    | Q Q <b>Q B</b> X                        |                  |                 |
| /com              | /ieset    | 132 84 68 43/1341     | 110 SS EF 677 (3   | 2 BA CD 45) (54 D                       | AB 233 (76 FE    | 89 0172         |
| /com              |           |                       |                    |                                         |                  |                 |
| B-1 /com          |           | 9E 8590C8 7ADD 6A     | (F1571094709F)     | 859100874D106AF7                        | 6798             |                 |
| ⊒- <b></b> /com   |           | ) (3F 9A 20 47) (51   | ((38 F5 D6 C5) (3  | F 9A 20 47) (51 16                      | 8E E4) (75:57 S  | 489))           |
| B-2 /com          |           | ) (C1 F7 80 DF) (92   | {(52 1E C5 20} (0  | 1 F7 8) DF) (92 D                       | C F2 B2) (12 DB  | 22 86}}         |
| /com              | /gb       | ) (C3 6A 1F F9) (07 8 | {(5C 24 19 10) {0  | 3 64 1F F9) (07 8E                      | (F3BA) (CC 0B    | C1 81))         |
| g-g /com          | /00<br>/  | (37 62 AB CB) (73)    | THEC UP B7 190 (3  | 7 62 AB CB) 173 C                       | 44 38) OF FE     | 1 (04))         |
|                   | /90       | / 123 27 10 04/ 10M 1 | 10F3 04 10 E87 52  | 3 27 18 84) (BA 18                      | E88.9 (480.44    | 7 2931          |
| Acon              | 100       | EE 01 D7 381 (C7)     | 10 6 43 14 54 15   | 2 10 03 547 (40 20<br>5 00 07 501 (67 5 | 50 001 /20 00    | 57677<br>10 FCW |
|                   | /00       | (42 2F 68 0A) (B6 E   | ((B1 E3 68 9E) (4  | 2 2E 68 (0a) (86 EC                     | 2E 3D) (17/44 1  | A B133          |
| /com              | /ah       | (EB 48 65 46) (C4 8   | ((52 31 10 6A) (E  | B 48 65 46) (C4 80                      | 71 AC) (C2 3A    | 30 31))         |
| - /com            |           | (97 F2 AC 77) (32 7   | IICF 63 32 181 (9  | 7 F2 AC 77) (32 79                      | C8 651 (E2168    | 2 48))          |
|                   |           | ) (55 17 25 34) (28   | ((B8 4E 86 AE) (   | 85 17 25 34) (28 68                     | 72363 (D9F2)     | E (E))          |
|                   |           | ) (12 31 34 B4) (6D # | ((94 77 98 94) (1  | 2 31 34 84) (6D A2                      | 7278) (F4.056    | 8 SC))          |
| ⊒- <b>∏1</b> /com |           | ) (BD C7 74 26) (A91  | [(9C 22 7E 24) {8  | D C7 74 26) (A9 D.                      | A DC 15) (7D 50  | 48 71))         |
| B /com            | lay       | ) (24 E8 FF 70) (D01  | {(90 GA 3E 75) {2  | A ES FF 70} (DO E                       | 8 C7 74) (4D CO  | 0F 65}}         |
| z Zom             | hq        | 1 (AA 02 85 04) (AF 5 | ((34 5F 00 A1) (A  | A 02 85 04) (AE 59                      | 57 A1) (38 FEG   | E (CC))         |
| - /com            | /www.     | ) (EA C1 A5 AE) (FF   | ((BC 97 21 E8) (E  | A C1 A5 AE) (FF 2                       | 4 37 67) (40 00  | 84 F 69}        |
|                   | /30       | 1 (65 BC 20 B2) (FA   | 114E E7 ED UUP (8  | SBC 208210AD                            | 4 05 1E3 (04 CB  | EA 723          |
|                   | And And   | 1 /AE 00 20 A01 (DA   | 104 11 76 56 P     | 6 F7 F7 U-67 1E5 L5                     | 00 101/22 50     | A1 080          |
| and /com          | he la     | (49.85 C9.4F) (08.2   | ((R9 R1 RF RF) (4  | 9.85 (19.45) (08.25                     | 34 1BLOB REF     | 9 (93)          |
| - /com            |           | (B7 AB E1 08) (7C     | ((B 9 78 14 9E) (B | 7 AB E1 08) (7C 6/                      | 53 3E) (BUE5     | 3C FF33         |
| /com              | /kej0     | ) (67 AD E8 71) (7F I | ((98 D6 59 C9) (6  | 7 AD E8 71) (7F B)                      | D 9 15) (AF OC   | 47 (JF))        |
|                   |           | ) (15 72 DF 37) (81 F | ((A7 3F E9 80) {1  | 5 72 DF 373 (81 FE                      | 49 909 (38 97 9  | 8 0 C))         |
|                   |           | ) (D 3 C6 B4 6B) (FF  | ((C6 61 5E 87) ((  | 13 CG 84 G81 (FF 7)                     | 80 C9) IES DE    | 49D2))          |
| e /com            |           | (7E AD 68 DF) (AE     | 1(00 06 67 39) (2  | E AD (\$ DF) (AE 5                      | 1 2F AF) (81 57  | 89(00))         |
| ∃ /com            | /kej4     | (DD A3 0E 65) (8C     | ((50 90 96 F1) (D  | D A3 05 65) (80 2                       | 7350) (43 526    | 45 20)))        |
| - /com            | /ke/5     | B) (46 9B 38 36) (40  | ((BD ED 7D EB)     | (46 98 38 35) (40 0                     | C EE 9D) {4C 0   | F FD 58}}       |
| /com              | Aceylo    | (A9 EF 74 4C) (A51    | ((EF 52 BF C2) (4  | 9EF 74 4C) (A5E                         | 529C7) (CF 83    | 10771))         |
| /com              | have 0    | (CD A4 A2 45) (7D L   | ((44 A5 F7 48) (4  | 1 08 E / S3) (70 D                      | 3 30 147 (F7 38) | 58 3707         |
| J-Com             | A.090     | 106 A44 A2 45) (BE    | 11.38 72 07 201 10 | 5 44 47 451 (BE C                       | 5 16 267 3. UB   | P3400           |
| and Icom          | Areu10    | (18 59 13 53) (26 4   | 1126 20 45 521 (1  | 0.69.12620 (68.0                        | 90 9E1 /0E 7E P  | A PAN           |
| 2 Com             |           | 110 33 13 13) (20 4   | 1002042 52010      | 0 33 139 57 (26 40                      | DO OF THE        |                 |

TABLE III: S-BOX

Fig 1.6 : AES Encryption process simulation

#### **IV. CONCLUSION**

The AES algorithm on 128 bits message is successfully implemented. Xilinx ISE14.7i is used to synthesize and simulate VHDL implementation of AES Algorithm This implementation uses lower number of slices. The efficiency and performance was made to increase. The proposed architecture meets with satisfactory result with respect to speed and delay when compared to other designs. The throughput, low cost, flexibility of proposed architecture makes it perfectly practical for cryptographic applications. Ultimately, a synthesis and simulation of new Algorithm has been done and successfully implementation AES encryption on FPGA. The implemented paper has reduced delay which in turn reduces power consumption and is also expected to reduce timing attacks thereby reducing power analysis attacks.

#### REFERENCES

- [1] Amravati, "Implementation of AES Algorithm Using FPGA & Its Performance Analysis", International journal of science and research (IJSR), 2013, 2319-7064
- [2] SyaliS.Kshirsagar," Encryption and Decryption by AES algorithm using FPGA", International journal for Emerging Trends in Engineering and Management Research (IJETEMR), June 2016, 2455-7773
- [3] Abhinandan Aggarwal et al. "Implementation of AES algorithm" International journal of Engineering Research and Science, April 2016.
- [4] Radhika Bajaj, Dr.U.M.Gokhale, "AES Algorithm for Encryption", International Journal of Latest Research in Engineering and Technology, May 2016.
- [5] MohiniMohurle, Prof. Vishal V. Panchbhai, "Reliazation of Advanced Encryption Standard for Power and Area optimization", International Journal on Recent and Innovation Trends in Computing and Communication, July 2016.
- [6] SonaliA.Varhade, N.N.Kasat,"Implementation of AES Algorithm Using FPGA and its Performance Analysis", International Journal of Science and Research, May 2015.
- [7] Sandeep Kumar Rao, Dindayal Mahto, et al. "A Survey on Advanced Encryption Standard", International Journal of Science and Research, January 2017.
- [8] Alia Arshad, Kanwal Aslam, Dur-e-Shah war Kundi and Arshad Aziz, "FPGA Implementation of Advance Encryption Standard Using Xilinx System Generator", Asian Journal of Applied Sciences (ISSN: 2321 – 0893), Volume 02, Issue 02, April 2014.
- [9] Gangadari, Bhoopal Rao, and Shaik Rafi Ahamed. "FPGA implementation of compact S-Box for AES algorithm using composite field arithmetic." 2015 Annual IEEE India Conference (INDICON). IEEE, 2015, Pages: 1 5.
- [10] Kalaiselvi, K and Anand Kumar. "Enhanced AES cryptosystem by using genetic algorithm and neural network in Sbox." Current Trends in Advanced Computing (ICCTAC), IEEE International Conference on. IEEE, 2016, Pages: 1 - 6.
- [11] Gangadari, Bhoopal Rao, et al. "Design of cryptographically secure AES S-Box using cellular automata." Electrical, Electronics, Signals, Communication and Optimization (EESCO), 2015 International Conference on. IEEE, 2015.
- [12] Pammu, Ali Akbar, et al. "High Secured Low Power Multiplexer-LUT Based AES S-Box Implementation", 2016 International Conference on Information Systems Engineering (ICISE). IEEE, 2016, Pages: 3 - 7.
- [13] Liao, Nan, et al. "A high-efficient fault attack on AES S-box.", Information Science and Technology (ICIST), 2016 Sixth International Conference on. IEEE, 2016, Pages: 210 - 215.
- [14] Kester, Quist-Aphetsi, et al. "Feature Based Encryption Technique for Securing Forensic Biometric Image Data Using AES and Visual Cryptography." Artificial Intelligence, Modelling and Simulation (AIMS), 2014 2nd International Conference on. IEEE, 2014, Pages: 199 - 204